Senior Design Verification Engineer
Mirafra Technologies, San Jose, CA, United States
Senior DV Engineers
Architect block and full-chip verification environments using HVLs and constrained random
techniques for SOCs with embedded CPUs and mixed signal interfaces. Requires UVM, System Verilog, SVA
? Develop test plans and coverage metrics from specifications and write block and chip-level
tests.
? Debug RTL and Gate simulations and work with design engineers to verify fixes.
? Write diagnostics for validation of FPGA prototype (pre-tapeout) and ASIC.
? Replicate silicon bugs in simulation environments and validate fixes or SW workarounds.
? Convert verification tests to test patterns and assist Test Engineers on ATE vector bringup.
? Evaluate latest verification methodologies and develop scripts etc. to automate verification
flows.
? Assist in the development of embedded FW.