Tbwa Chiat/Day Inc
Principal Lab Validation Engineer Santa Clara, CA
Tbwa Chiat/Day Inc, Santa Clara, California, us, 95053
Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe, CXL, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at
www.asteralabs.com . As an Astera Labs Principal Lab Validation Engineer, you will take a direct hands-on role to find the root cause of any customer quality concerns and develop corrective actions. You will: Work at the system level and PHY electrical level to characterize and isolate the root cause. Modify device firmware to test out engineering theories and potential fixes or production screens. Work at ATE lab to experiment and validate potential screens. Participate in New Product Development process to ensure readiness for customer returns before products are launched, collaborating with the development of evaluation hardware (boards and sockets, including FA friendly sockets) and scripts. Drive physical failure analysis to isolate and image defects. Minimum Qualifications: Minimum of a Bachelor’s in Electrical Engineering; a Master’s degree is preferred. Minimum of 10 years’ hands-on mixed high-speed lab experience working with equipment such as protocol analyzers, BERT, real-time scopes, sampling scopes, and VNA. Proficiency in C (not ++). Preferred experience (ideal candidate has some of this, but OJT is also possible): Python Hands-on experience with data center-quality servers Experience with DDR controllers, DIMMs, and/or DRAM Experience with chip-level security and RAS features Experience with CXL Physical Failure Analysis Signal and Power Integrity High speed communication protocols: PCIe, Ethernet, DDR, CXL, PAM4 Knowledge of basic SerDes blocks and components such as PLL, DFE, CTLE, VGA, and DDR. Based in Santa Clara, this position requires an in-person presence, offering a unique opportunity to impact our global operations directly. We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities. Apply for this job #J-18808-Ljbffr
www.asteralabs.com . As an Astera Labs Principal Lab Validation Engineer, you will take a direct hands-on role to find the root cause of any customer quality concerns and develop corrective actions. You will: Work at the system level and PHY electrical level to characterize and isolate the root cause. Modify device firmware to test out engineering theories and potential fixes or production screens. Work at ATE lab to experiment and validate potential screens. Participate in New Product Development process to ensure readiness for customer returns before products are launched, collaborating with the development of evaluation hardware (boards and sockets, including FA friendly sockets) and scripts. Drive physical failure analysis to isolate and image defects. Minimum Qualifications: Minimum of a Bachelor’s in Electrical Engineering; a Master’s degree is preferred. Minimum of 10 years’ hands-on mixed high-speed lab experience working with equipment such as protocol analyzers, BERT, real-time scopes, sampling scopes, and VNA. Proficiency in C (not ++). Preferred experience (ideal candidate has some of this, but OJT is also possible): Python Hands-on experience with data center-quality servers Experience with DDR controllers, DIMMs, and/or DRAM Experience with chip-level security and RAS features Experience with CXL Physical Failure Analysis Signal and Power Integrity High speed communication protocols: PCIe, Ethernet, DDR, CXL, PAM4 Knowledge of basic SerDes blocks and components such as PLL, DFE, CTLE, VGA, and DDR. Based in Santa Clara, this position requires an in-person presence, offering a unique opportunity to impact our global operations directly. We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities. Apply for this job #J-18808-Ljbffr