Della Infotech, Inc.
Contract Hardware Engineer Mid. Job at Della Infotech, Inc. in Cedar Rapids
Della Infotech, Inc., Cedar Rapids, IA, United States, 52499
Duties: NOTE: Due to nature of the project, U.S. Citizenship and the ability to obtain a security clearance is required. CW will work onsite from day one at Cedar Rapids, IA (5 days onsite) Experience range - 6-15 years •Requirements capture, ASIC / FPGA digital architecture and design using RTL, timing closure, verification, and system integration •Recommend new tools and practices for continuous improvement in the group's ASIC / FPGA design flow •Contribute to engineering estimates for new program pursuits. •May provide technical leadership for project design teams by breaking down work, planning activities, and reporting status Must have Skills:•RTL coding and simulation in VHDL/Veriog •Digital circuit architecture, design, resource tradeoffs, timing analysis and timing closure •Proficiency using ASIC and/or FPGA simulation and synthesis tools (e.g. Modelsim, Synplify, Quartus, Vivado, or other FPGA-specific tools) •Git, Subversion •Experience with Unix, scripting, C/C++, and/or Perl Preferred Skills:•Familiarity with best practice chip-level verification techniques and languages (e.g. constrained random, functional coverage, SystemVerilog) •ASIC / FPGA lab validation with advanced lab equipment •Design for Test (DFT) and manufacturability issues •Experience with Unix, scripting, C/C++, and/or Perl Any special or skills related notes:Ability to work with minimal supervision, team with engineers of a variety of skills and backgrounds, and matrix into projects with aggressive schedules and frequent milestones Strong oral and written communication skills with the ability to document and present one's work and status
Skills: NOTE: Due to nature of the project, U.S. Citizenship and the ability to obtain a security clearance is required. CW will work onsite from day one at Cedar Rapids, IA (5 days onsite) Experience range - 6-15 years •Requirements capture, ASIC / FPGA digital architecture and design using RTL, timing closure, verification, and system integration •Recommend new tools and practices for continuous improvement in the group's ASIC / FPGA design flow •Contribute to engineering estimates for new program pursuits. •May provide technical leadership for project design teams by breaking down work, planning activities, and reporting status Must have Skills:•RTL coding and simulation in VHDL/Veriog •Digital circuit architecture, design, resource tradeoffs, timing analysis and timing closure •Proficiency using ASIC and/or FPGA simulation and synthesis tools (e.g. Modelsim, Synplify, Quartus, Vivado, or other FPGA-specific tools) •Git, Subversion •Experience with Unix, scripting, C/C++, and/or Perl Preferred Skills:•Familiarity with best practice chip-level verification techniques and languages (e.g. constrained random, functional coverage, SystemVerilog) •ASIC / FPGA lab validation with advanced lab equipment •Design for Test (DFT) and manufacturability issues •Experience with Unix, scripting, C/C++, and/or Perl Any special or skills related notes:Ability to work with minimal supervision, team with engineers of a variety of skills and backgrounds, and matrix into projects with aggressive schedules and frequent milestones Strong oral and written communication skills with the ability to document and present one's work and status
Education: Bachelor's of engineering
Required Skills: VHDL,ASIC,CODING,FPGA,SYSTEM INTEGRATION,
Additional Skills: C/C++,GIT,APPLICATION-SPECIFIC INTEGRATED CIRCUIT,SUBVERSION,FIELD PROGRAMMABLE GATE ARRAY,PERL,TECHNICAL LEADERSHIP,PROJECT DESIGN,SCRIPTING,UNIX,
Minimum Degree Required: Bachelor's Degree
Hours Per Day: 8.00
Hours Per Week: 40.00
Languages: English( Speak, Read, Write )
Department: Cost of goods sold : 1100
Job Category: IT
Skills: NOTE: Due to nature of the project, U.S. Citizenship and the ability to obtain a security clearance is required. CW will work onsite from day one at Cedar Rapids, IA (5 days onsite) Experience range - 6-15 years •Requirements capture, ASIC / FPGA digital architecture and design using RTL, timing closure, verification, and system integration •Recommend new tools and practices for continuous improvement in the group's ASIC / FPGA design flow •Contribute to engineering estimates for new program pursuits. •May provide technical leadership for project design teams by breaking down work, planning activities, and reporting status Must have Skills:•RTL coding and simulation in VHDL/Veriog •Digital circuit architecture, design, resource tradeoffs, timing analysis and timing closure •Proficiency using ASIC and/or FPGA simulation and synthesis tools (e.g. Modelsim, Synplify, Quartus, Vivado, or other FPGA-specific tools) •Git, Subversion •Experience with Unix, scripting, C/C++, and/or Perl Preferred Skills:•Familiarity with best practice chip-level verification techniques and languages (e.g. constrained random, functional coverage, SystemVerilog) •ASIC / FPGA lab validation with advanced lab equipment •Design for Test (DFT) and manufacturability issues •Experience with Unix, scripting, C/C++, and/or Perl Any special or skills related notes:Ability to work with minimal supervision, team with engineers of a variety of skills and backgrounds, and matrix into projects with aggressive schedules and frequent milestones Strong oral and written communication skills with the ability to document and present one's work and status
Education: Bachelor's of engineering
Required Skills: VHDL,ASIC,CODING,FPGA,SYSTEM INTEGRATION,
Additional Skills: C/C++,GIT,APPLICATION-SPECIFIC INTEGRATED CIRCUIT,SUBVERSION,FIELD PROGRAMMABLE GATE ARRAY,PERL,TECHNICAL LEADERSHIP,PROJECT DESIGN,SCRIPTING,UNIX,
Minimum Degree Required: Bachelor's Degree
Hours Per Day: 8.00
Hours Per Week: 40.00
Languages: English( Speak, Read, Write )
Department: Cost of goods sold : 1100
Job Category: IT