Logo
Univision Technology Services Inc

System Level Test Engineer

Univision Technology Services Inc, San Jose, California, United States, 95199


Responsibility: Own design and validation of System Level Test from software perspective

Develop custom tests on the system level to create the most effective screen tests for SLT

Collaborate with chip design and system validation teams to develop a test plan for System to Tester correlation for optimizing power and performance

Write code to help communicate SLT handler to test controller and to peripherals like temperature control units

Write test methods, scripts and code to create a test Flow encompassing all the key system level tests provided by the systems validation team

Key Skills:

SLT, HVM, PCB designs, NPI, ATE, Network topology, OSAT, RMA, HTOL, Burn In, bench testing, TPUs, CPUs, GPUs, PCIe, Ethernet, C#, C/C++, PERL, Python, .NET framework, Security provisioning, Fuse programming Education:

Electrical Engineering, Computer Science, or Computer Engineering Experience:

10+ years of experience Experience in Systems Level Test, Systems validation, and/or bench testing

Experience in day zero bring up of new silicon at the system level

Experience in driving SLT testing in HVM

Experience with testing and characterization of high power Ips like TPUs, CPUs, GPUs in mission mode

Experience with testing and characterization of High Speed SerDes based IPs (PCIe, Ethernet SerDes etc.)

Knowledge of network topology and experience in network connectivity (HW and SW)

Proficient in C#, C/C++, PERL, Python, .NET framework

Experience in Security provisioning and knowledge of Fuse programming implementation

Drive SLT handler selection for a customized SLT solution

Drive SLT handler enablement by working closely with multiple vendors

Define and drive PCB designs for the SLT solution

Define and drive SLT hardware solutions for sockets, Temperature control units etc.

Drive the selection of system test requirements for NPI, HVM, platform to platform correlation, and RMAs

Work with chip test (ATE) and System Validation teams to decide how to improve the overall manufacturing test coverage

Establish network connectivity by understanding the network topology

Datalog manipulation to fit industry standards

Provide production sustaining support at OSAT for DPPM reduction, yield analysis, RMA debug, and test time reduction

Support Silicon Qual activities (HTOL/Burn In) from a system level

#J-18808-Ljbffr