Xone Technology, Inc.
Entry-Level/Junior FPGA Design Engineer
Xone Technology, Inc., Santa Clara, California, us, 95053
Join a dynamic, motivated, and passionate engineering team at a Silicon Valley startup developing sophisticated communication products. XONE is looking for an entry- or junior-level engineer who will be responsible for implementing complex signal processing algorithms on state-of-the-art FPGA devices such as the XILINX Zynq SoC. Experience a unique professional growth opportunity working alongside company leadership, gaining exposure to building and growing a technology-focused company, and making a direct impact on the success of the company. XONE Technology is committed to crafting high-performance, elegant solutions. XONE offers a modern open collaborative work environment, flexible work schedules, and provides a generous benefits package. Stock equity is available to candidates with directly relevant experience and leadership qualities. Make an impact in a growing engineering technology company located in the heart of Silicon Valley.
Responsibilities
Logic design in VHDL for Zynq SoC and Kintex FPGA devices
FPGA modeling, simulation, detailed design, implementation, and verification using Xilinx Vivado/ISE, ModelSim, Chipscope
Employ FPGA design methodology to address timing closure, design constraints, clocking, I/O, low power consumption
Design within modern processing architectures employing AXI on-chip I/O, high-speed interconnect I/O, high-capacity/-speed DDR3 DRAM memory, peripherals (GPIO, I2C, SPI, UART)
Integration of Xilinx IP cores into design
Work with system design team in the definition of requirements and architecture, design constraints, I/O and clock planning, and generation of test vectors and verification plans
Collaborate with embedded software engineering team in design, implementation, and test of functional and performance capabilities of the overall products
Disciplined design process, documentation of designs, structured coding practices, analysis of test results, configuration management
Involvement in all phases of the engineering lifecycle: R&D, prototyping, design, implementation, integration and test, system delivery, and product support
Excellent written and verbal communications
Operate in a collaborative engineering environment
Key Qualifications
0-5 years relevant industry experience
Minimum BSEE, MSEE desired in digital design
RTL logic design in VHDL
Experience with FPGA development tools: Xilinx Vivado/ISE, ModelSim, Chipscope
Prototyping and analysis in Matlab, Simulink desirable
Programming in high-level languages such as C/C++, and scripting languages such as Python a plus
Knowledge and experience in digital signal processing, digital communications, and wireless communications a plus
US citizenship and eligibility to obtain a security clearance required
#J-18808-Ljbffr
#J-18808-Ljbffr