Analog Devices
Principal Engineer, Digital Design Engineering
Analog Devices, Wilmington, Massachusetts, us, 01887
Analog Devices, Inc. (NASDAQ: ADI) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $12 billion in FY22 and approximately 25,000 people globally working alongside 125,000 global customers, ADI ensures today's innovators stay Ahead of What's Possible.
Come join Analog Devices (ADI) - a place where Innovation meets Impact. For more than 55 years, Analog Devices has been inventing new breakthrough technologies that transform lives. At ADI you will work alongside the brightest minds to collaborate on solving complex problems that matter from autonomous vehicles, drones and factories to augmented reality and remote healthcare.
ADI fosters a culture that focuses on employees through beneficial programs, aligned goals, continuous learning opportunities, and practices that create a more sustainable future.
ADI At A Glance
Analog Devices operates at the center of the modern digital economy, converting real-world phenomena into actionable insight with its comprehensive suite of analog and mixed signal, power management, radio frequency (RF), and digital and sensor technologies. ADI serves 125,000 customers worldwide with more than 75,000 products in the industrial, communications, automotive, and consumer markets. ADI is headquartered in Wilmington, MA. Visit http://www.analog.com.
Description:
The
Central Digital IP
team within Analog Devices Inc. is responsible for developing, curating, and providing reusable strategic IPs to Business Units to accelerate product development across the company. The team is looking for an experienced
Principal Digital Design Engineer
who will be responsible for providing technical leadership to the digital design team, while managing IP development and delivery.
The ideal candidate would be someone with strong technical background combined with management acumen and demonstrable ability to handle ambiguity while still finding creative ways to make things happen.
A key focus area for this position includes interacting and engaging with internal customers to communicate, identify, improve, and maintain developed IP, as well as scout for 3rd party IPs and evaluate them on a regular basis for future requirements.
Job Responsibilities:
Architect and Design
key digital blocks
such as accelerators/ datapath IP in Verilog/ System Verilog with built-in configurability to allow Power/ Performance/ Area tradeoffsDevelop strong understanding of heterogenous processor cores & subsystems
(A55/ M55/ M4/ U55/ RISC-V/ DSP core, and associated infrastructure such as caches, interconnect fabric, GIC, DMA, MMU, Coresight Debug & Trace, TZC, SMPU, SPU) and their integration requirementsConsolidate & curate digital IP for SPI/ I2C/ UART/ JTAG and other slow serial interfaces & peripheralsEvaluate 3rd party IPs on Power/ Performance/ Area (PPA) and other key qualitative aspects such as design quality, Design For Testability, robustness of Design Verification (DV) practice, ease of integration and make recommendationsBuild deep expertise on complex interfaces, peripherals & protocols such as DDR, Ethernet, eMMC/ SD, MIPI, Display Port, HDMI, PCIe, high speed D2DPackage Digital IP for seamless integration into design flow at different stages - RTL/ constraints/ CDC waivers, timing wavers, DFT DRCs and waivers, software programming sequence etcDevelop and maintain catalog of digital IPs to enable ease of information sharing to customers across different BUsDevelop User Guides for RTL Integration, Synthesis, DFT, PnR, Programming Sequence, characterization etcEstablish evaluation flows for home-grown & 3rd party IPs for consistent benchmarking of evaluationPosition Requirements :
Minimum B.E. /B.Tech degree in Electrical/Electronics/Computer science5 -12+ years of digital logic design and hands-on RTL coding experience using Verilog and SystemVerilogStrong understanding of control path and data-path digital design concepts with an eye for realizing correct by construction solutionsExperience with specifying Design Verification (DV) requirements such as test plans, coverage metrics, and evaluate DV quality so as to realize robust design qualityKnowledge of Lint, CDC, formal equivalence, DFT concepts, power analysisExperience with developing timing constraints and ability to carry out logic synthesis and Static timing analysisAbility to technically mentor a few junior engineersGood interpersonal, teamwork and communication skills to logically & effectively drive discussions with teams spread geographicallyUnderstanding of standard on-chip interfaces such as APB/AHB/AXI/ Stream protocols is a strong plusKnowledge of Processor/SoC architecture and/or DSP fundamentals is a strong plusExperience with end-to-end ASIC/ SoC product development & productization is very desirable
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls. As such, applicants for this position - except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) - may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
EEO is the Law: Notice of Applicant Rights Under the Law.Job Req Type: Experienced
Required Travel: Yes, 10% of the time
Shift Type: 1st Shift/Days
Come join Analog Devices (ADI) - a place where Innovation meets Impact. For more than 55 years, Analog Devices has been inventing new breakthrough technologies that transform lives. At ADI you will work alongside the brightest minds to collaborate on solving complex problems that matter from autonomous vehicles, drones and factories to augmented reality and remote healthcare.
ADI fosters a culture that focuses on employees through beneficial programs, aligned goals, continuous learning opportunities, and practices that create a more sustainable future.
ADI At A Glance
Analog Devices operates at the center of the modern digital economy, converting real-world phenomena into actionable insight with its comprehensive suite of analog and mixed signal, power management, radio frequency (RF), and digital and sensor technologies. ADI serves 125,000 customers worldwide with more than 75,000 products in the industrial, communications, automotive, and consumer markets. ADI is headquartered in Wilmington, MA. Visit http://www.analog.com.
Description:
The
Central Digital IP
team within Analog Devices Inc. is responsible for developing, curating, and providing reusable strategic IPs to Business Units to accelerate product development across the company. The team is looking for an experienced
Principal Digital Design Engineer
who will be responsible for providing technical leadership to the digital design team, while managing IP development and delivery.
The ideal candidate would be someone with strong technical background combined with management acumen and demonstrable ability to handle ambiguity while still finding creative ways to make things happen.
A key focus area for this position includes interacting and engaging with internal customers to communicate, identify, improve, and maintain developed IP, as well as scout for 3rd party IPs and evaluate them on a regular basis for future requirements.
Job Responsibilities:
Architect and Design
key digital blocks
such as accelerators/ datapath IP in Verilog/ System Verilog with built-in configurability to allow Power/ Performance/ Area tradeoffsDevelop strong understanding of heterogenous processor cores & subsystems
(A55/ M55/ M4/ U55/ RISC-V/ DSP core, and associated infrastructure such as caches, interconnect fabric, GIC, DMA, MMU, Coresight Debug & Trace, TZC, SMPU, SPU) and their integration requirementsConsolidate & curate digital IP for SPI/ I2C/ UART/ JTAG and other slow serial interfaces & peripheralsEvaluate 3rd party IPs on Power/ Performance/ Area (PPA) and other key qualitative aspects such as design quality, Design For Testability, robustness of Design Verification (DV) practice, ease of integration and make recommendationsBuild deep expertise on complex interfaces, peripherals & protocols such as DDR, Ethernet, eMMC/ SD, MIPI, Display Port, HDMI, PCIe, high speed D2DPackage Digital IP for seamless integration into design flow at different stages - RTL/ constraints/ CDC waivers, timing wavers, DFT DRCs and waivers, software programming sequence etcDevelop and maintain catalog of digital IPs to enable ease of information sharing to customers across different BUsDevelop User Guides for RTL Integration, Synthesis, DFT, PnR, Programming Sequence, characterization etcEstablish evaluation flows for home-grown & 3rd party IPs for consistent benchmarking of evaluationPosition Requirements :
Minimum B.E. /B.Tech degree in Electrical/Electronics/Computer science5 -12+ years of digital logic design and hands-on RTL coding experience using Verilog and SystemVerilogStrong understanding of control path and data-path digital design concepts with an eye for realizing correct by construction solutionsExperience with specifying Design Verification (DV) requirements such as test plans, coverage metrics, and evaluate DV quality so as to realize robust design qualityKnowledge of Lint, CDC, formal equivalence, DFT concepts, power analysisExperience with developing timing constraints and ability to carry out logic synthesis and Static timing analysisAbility to technically mentor a few junior engineersGood interpersonal, teamwork and communication skills to logically & effectively drive discussions with teams spread geographicallyUnderstanding of standard on-chip interfaces such as APB/AHB/AXI/ Stream protocols is a strong plusKnowledge of Processor/SoC architecture and/or DSP fundamentals is a strong plusExperience with end-to-end ASIC/ SoC product development & productization is very desirable
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls. As such, applicants for this position - except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) - may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
EEO is the Law: Notice of Applicant Rights Under the Law.Job Req Type: Experienced
Required Travel: Yes, 10% of the time
Shift Type: 1st Shift/Days