Logo
Amazon

ASIC Design Engineer, Hardware Compute Group

Amazon, Sunnyvale, California, United States, 94087


ASIC Design Engineer, Hardware Compute Group

Job ID: 2593211 | Amazon.com Services LLCAs a ASIC Design Engineer, you work with a team creating hardware accelerator IP to be deployed in a range of Amazon devices. You will develop hardware IP to accelerate applications in machine learning, computer vision and robotics. You will work closely with scientists, SoC Architects, software and verification to develop IP that meets the power, performance and area goals for Amazon devices. You will help define the processes, methods and tools for design and implementation of large complex IP blocks.Responsibilities

Micro-architect and design hardware accelerator IP in Verilog HDLHelp define and own ASIC design methodologiesLead cross-functional SOC development activitiesWork with different stakeholders and functional teams to ensure delivery of high quality IP to SoC product teamsProvide technical leadership through personal example, mentorship, and strong teamworkBASIC QUALIFICATIONS

BS degree or higher in EE or CE or CS5+ years or more of practical semiconductor ASIC design experience including owning end to end design of major SOC blocksSuccessful tape outs as an owner of a major design blockExperience writing HDL in Verilog/SystemVerilog and understanding architectural models and algorithms in C/C++Proficient in design methodologies and EDA toolsExperience working with Synthesis, timing and design constraintsPREFERRED QUALIFICATIONS

In-depth knowledge of CPU, DSP, or programmable acceleratorsExperience working with RISC-VSOC bring-up and post silicon validation experienceExperience with early power analysisArchitecture/System engineering experienceExperience developing with modern programming languages (Python, Java, C/C++), open-source technologies, and Linux.Experience with gate level testing and multi clock design practices (CDC)Experience working with software teams to tightly define the HW/SW interface including control/status registers, and error handling.Experience working closely with physical design teams to develop highly optimized ASICs with excellent power, performance and area.Experience in micro-architecture definition from architecture guideline and model analysis.Experience in RTL coding and debug, as well as performance/power/area analysis and trade-offsExperience in timing analysis and working with physical design teams to close timing.Experience in working with internal and external partners.Amazon is committed to a diverse and inclusive workplace. Amazon is an equal opportunity employer and does not discriminate on the basis of race, national origin, gender, gender identity, sexual orientation, protected veteran status, disability, age, or other legally protected status. For individuals with disabilities who would like to request an accommodation, please visit

https://www.amazon.jobs/en/disability/us .Our compensation reflects the cost of labor across several US geographic markets. The base pay for this position ranges from $115,400/year in our lowest geographic market up to $212,800/year in our highest geographic market. Pay is based on a number of factors including market location and may vary depending on job-related knowledge, skills, and experience. Amazon is a total compensation company. Dependent on the position offered, equity, sign-on payments, and other forms of compensation may be provided as part of a total compensation package, in addition to a full range of medical, financial, and/or other benefits. For more information, please visit

https://www.aboutamazon.com/workplace/employee-benefits . This position will remain posted until filled. Applicants should apply via our internal or external career site.Amazon is an Equal Opportunity Employer – Minority / Women / Disability / Veteran / Gender Identity / Sexual Orientation / Age.

#J-18808-Ljbffr